SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The device implements two DSP subsystems (DSP1, DSP2). For more information about DSP, see Chapter 5.
Table 2-10 describes the DSP memory mapping.
Region Name | Start_Address (hex) | End_Address (hex) | Size | Description | |
---|---|---|---|---|---|
Reserved | 0x0000_0000 | 0x007F_FFFF | 8MiB | Reserved | |
DSP_L2(1) | 0x0080_0000 | 0x0084_7FFF | 288KiB | DSP L2 SRAM and cache. The L2 SRAM starts at 0x0080_0000 address. | |
Reserved | 0x0084_8000 | 0x00DF_FFFF | 5856KiB | Reserved | |
DSP_L1P(1) | 0x00E0_0000 | 0x00E0_7FFF | 32KiB | DSP L1P SRAM | |
Reserved | 0x00E0_8000 | 0x00EF_FFFF | 992KiB | Reserved | |
DSP_L1D(1) | 0x00F0_0000 | 0x00F0_7FFF | 32KiB | DSP L1D SRAM | |
Reserved | 0x00F0_8000 | 0x00FF_FFFF | 992KiB | Reserved | |
DSP_ICFG(1) | 0x0100_0000 | 0x01BF_FFFF | 12MiB | DSP internal CFG | |
Reserved | 0x01C0_0000 | 0x01CF_FFFF | 1MiB | Reserved | |
DSP_SYSTEM(1) | 0x01D0_0000 | 0x01D0_0FFF | 4KiB | DSP system registers block | |
DSP_MMU0CFG(1) | 0x01D0_1000 | 0x01D0_1FFF | 4KiB | DSP MMU0 configuration | |
DSP_MMU1CFG(1) | 0x01D0_2000 | 0x01D0_2FFF | 4KiB | DSP MMU1 configuration | |
DSP_FW0CFG(1) | 0x01D0_3000 | 0x01D0_3FFF | 4KiB | DSP firewall 0 config | |
DSP_FW1CFG(1) | 0x01D0_4000 | 0x01D0_4FFF | 4KiB | DSP firewall 1 config | |
DSP_EDMA_TC0(1) | 0x01D0_5000 | 0x01D0_5FFF | 4KiB | DSP EDMA transfer controller 0 | |
DSP_EDMA_TC1(1) | 0x01D0_6000 | 0x01D0_6FFF | 4KiB | DSP EDMA transfer controller 1 | |
DSP_NoC(1) | 0x01D0_7000 | 0x01D0_7FFF | 4KiB | DSP interconnect registers | |
Reserved | 0x01D0_8000 | 0x01D0_FFFF | 32KiB | Reserved | |
DSP_EDMA_CC(1) | 0x01D1_0000 | 0x01D1_7FFF | 32KiB | DSP EDMA channel controller | |
Reserved | 0x01D1_8000 | 0x01FF_FFFF | 2976KiB | Reserved | |
EVE1 | 0x0200_0000 | 0x020F_FFFF | 1MiB | EVE1 configuration space | |
EVE2 | 0x0210_0000 | 0x021F_FFFF | 1MiB | EVE2 configuration space | |
Reserved | 0x0220_0000 | 0x032F_FFFF | 17MiB | Reserved | |
EDMA_TPCC | 0x0330_0000 | 0x033F_FFFF | 1MiB | EDMA_TPCC configuration space | |
EDMA_TC0 | 0x0340_0000 | 0x034F_FFFF | 1MiB | EDMA_TC0 configuration space | |
EDMA_TC1 | 0x0350_0000 | 0x035F_FFFF | 1MiB | EDMA_TC1 configuration space | |
Reserved | 0x0360_0000 | 0x07FF_FFFF | 74MiB | Reserved | |
DSP_XMC_CTRL(1) | 0x0800_0000 | 0x0800_FFFF | 64KiB | DSP XMC control registers | |
DSP_EDI(1) | 0x0801_0000 | 0x0801_FFFF | 64KiB | DSP internal EDI translation region | |
L3_MAIN map | 0x1400_0000 | 0xFFFF_FFFF | 3,8GiB | See Table 2-1 | |
Legend: | = DSP private memory space | ||||
= Reserved memory space |