SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Register Name | Type | Register Width (Bits) | Address Offset | DPLL_VIDEO1 L3_MAIN Physical Address | DPLL_VIDEO1 L4_CFG Physical Address |
---|---|---|---|---|---|
PLL_CONTROL | RW | 32 | 0x0000 0000 | 0x5800 4300 | 0x4A0A 4000 |
PLL_STATUS | R | 32 | 0x0000 0004 | 0x5800 4304 | 0x4A0A 4004 |
PLL_GO | RW | 32 | 0x0000 0008 | 0x5800 4308 | 0x4A0A 4008 |
PLL_CONFIGURATION1 | RW | 32 | 0x0000 000C | 0x5800 430C | 0x4A0A 400C |
PLL_CONFIGURATION2 | RW | 32 | 0x0000 0010 | 0x5800 4310 | 0x4A0A 4010 |
PLL_CONFIGURATION3 | RW | 32 | 0x0000 0014 | 0x5800 4314 | 0x4A0A 4014 |
PLL_SSC_CONFIGURATION1 | RW | 32 | 0x0000 0018 | 0x5800 4318 | 0x4A0A 4018 |
PLL_SSC_CONFIGURATION2 | RW | 32 | 0x0000 001C | 0x5800 431C | 0x4A0A 401C |
PLL_CONFIGURATION4 | RW | 32 | 0x0000 0020 | 0x5800 4320 | 0x4A0A 4020 |
Register Name | Type | Register Width (Bits) | Address Offset | DPLL_VIDEO2 L3_MAIN Physical Address | DPLL_VIDEO2 L4_CFG Physical Address |
---|---|---|---|---|---|
PLL_CONTROL | RW | 32 | 0x0000 0000 | 0x5800 9300 | 0x4A0A 5000 |
PLL_STATUS | R | 32 | 0x0000 0004 | 0x5800 9304 | 0x4A0A 5004 |
PLL_GO | RW | 32 | 0x0000 0008 | 0x5800 9308 | 0x4A0A 5008 |
PLL_CONFIGURATION1 | RW | 32 | 0x0000 000C | 0x5800 930C | 0x4A0A 500C |
PLL_CONFIGURATION2 | RW | 32 | 0x0000 0010 | 0x5800 9310 | 0x4A0A 5010 |
PLL_CONFIGURATION3 | RW | 32 | 0x0000 0014 | 0x5800 9314 | 0x4A0A 5014 |
PLL_SSC_CONFIGURATION1 | RW | 32 | 0x0000 0018 | 0x5800 9318 | 0x4A0A 5018 |
PLL_SSC_CONFIGURATION2 | RW | 32 | 0x0000 001C | 0x5800 931C | 0x4A0A 501C |
PLL_CONFIGURATION4 | RW | 32 | 0x0000 0020 | 0x5800 9320 | 0x4A0A 5020 |