SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The selection of the working mode is done with the MCSPI_CHxCONF register.
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Set receive mode for the channel. | MCSPI_CHxCONF[13:12] TRM | 0x1 |
Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHxCONF | 0x- |
Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Set transmit mode for the channel. | MCSPI_CHxCONF[13:12] TRM | 0x2 |
Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHxCONF | 0x- |
Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Set transmit and receive mode for the channel. | MCSPI_CHxCONF[13:12] TRM | 0x0 |
Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHxCONF | 0x- |
Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |