SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Only channel 0 can be enabled in slave mode. In this section, register names such as SPI1.MCSPI_CHxCTRL stand for SPI1.MCSPI_CH0CTRL, where x = 0 (channel 0 control register).
Figure 26-88 shows an example of four slaves wired on a single master device.
Channel 0 in slave mode has the following resources:
The SPICLK frequency of a transfer is controlled by the external SPI master connected to the McSPI slave device. The MCSPI_CHxCONF[5:2] CLKD bit field (where x = 0) is not used in slave mode.
The configuration of the channel can be loaded in the MCSPI_CHxCONF register (where x = 0) only when the channel is disabled.