SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Table 9-2643 summarizes the SIMCOP_DMA register mapping.
Register Name | Type | Register Width (Bits) | Address Offset | L3_MAIN Physical Address |
---|---|---|---|---|
SIMCOP_DMA_REVISION | R | 32 | 0x0000 0000 | 0x4222 0200 |
SIMCOP_DMA_HWINFO | R | 32 | 0x0000 0004 | 0x4222 0204 |
SIMCOP_DMA_SYSCONFIG | RW | 32 | 0x0000 0010 | 0x4222 0210 |
SIMCOP_DMA_IRQ_EOI | RW | 32 | 0x0000 0018 | 0x4222 0218 |
SIMCOP_DMA_CTRL | RW | 32 | 0x0000 001C | 0x4222 021C |
SIMCOP_DMA_IRQSTATUS_RAW_j (1) | RW | 32 | 0x0000 0020 + (0x10 * j) | 0x4222 0220 + (0x10 * j) |
SIMCOP_DMA_IRQSTATUS_j (1) | RW | 32 | 0x0000 0024 + (0x10 * j) | 0x4222 0224 + (0x10 * j) |
SIMCOP_DMA_IRQENABLE_SET_j (1) | RW | 32 | 0x0000 0028 + (0x10 * j) | 0x4222 0228 + (0x10 * j) |
SIMCOP_DMA_IRQENABLE_CLR_j (1) | RW | 32 | 0x0000 002C + (0x10 * j) | 0x4222 022C + (0x10 * j) |
SIMCOP_DMA_CHAN_CTRL_i (2) | RW | 32 | 0x0000 0080 + (0x30 * i) | 0x4222 0280 + (0x30 * i) |
SIMCOP_DMA_CHAN_SMEM_ADDR_i (2) | RW | 32 | 0x0000 0084 + (0x30 * i) | 0x4222 0284 + (0x30 * i) |
SIMCOP_DMA_CHAN_SMEM_OFST_i (2) | RW | 32 | 0x0000 0088 + (0x30 * i) | 0x4222 0288 + (0x30 * i) |
SIMCOP_DMA_CHAN_BUF_OFST_i (2) | RW | 32 | 0x0000 008C + (0x30 * i) | 0x4222 028C + (0x30 * i) |
SIMCOP_DMA_CHAN_BUF_ADDR_i (2) | RW | 32 | 0x0000 0090 + (0x30 * i) | 0x4222 0290 + (0x30 * i) |
SIMCOP_DMA_CHAN_BLOCK_SIZE_i (2) | RW | 32 | 0x0000 0094 + (0x30 * i) | 0x4222 0294 + (0x30 * i) |
SIMCOP_DMA_CHAN_FRAME_i (2) | RW | 32 | 0x0000 0098 + (0x30 * i) | 0x4222 0298 + (0x30 * i) |
SIMCOP_DMA_CHAN_CURRENT_BLOCK_i (2) | R | 32 | 0x0000 00A0 + (0x30 * i) | 0x4222 02A0 + (0x30 * i) |
SIMCOP_DMA_CHAN_BLOCK_STEP_i (2) | RW | 32 | 0x0000 00A4 + (0x30 * i) | 0x4222 02A4 + (0x30 * i) |