SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
This procedure configures the SSC parameters for the DPLL and enables the SSC feature.
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Configure module idle mode feature. | <Module name>_SYSCONFIG[x] SIDLEMODE <Module name>_SYSCONFIG[x] IDLEMODE | xx(1) |
IF : Smart-idle mode is selected | <Module name>_SYSCONFIG[x] SIDLEMODE <Module name>_SYSCONFIG[x] IDLEMODE | 0x10 |
Configure module clock requirement feature. | <Module name>_SYSCONFIG[x] CLOCKACTIVITY | x(1) |
ENDIF | ||
Configure module management behavior on the PRCM module side. | CM_<Clock Domain name>_<Module name>_CLKCTRL[1:0] MODULEMODE | xx(2) |