SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The sample rate generator must be driven by an input clock signal from one of the three sources selectable with the SCLKME bit of PCR and the CLKSM bit of SRGR2 (see Table 34-5). When CLKSM = 1, the minimum divide down value in CLKGDV bits is 1. CLKGDV is described in Section 34.4.1.4.
SCLKME | CLKSM | Input Clock for Sample Rate Generator |
---|---|---|
0 | 0 | Reserved |
0 | 1 | LSPCLK |
1 | 0 | Signal on MCLKR pin |
1 | 1 | Signal on MCLKX pin |