SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The configuration registers for the BGCRC can be split into three groups (see Table 7-1):
CFG1 registers are expected to be locked and committed after initial configuration. It is recommended to lock the CFG2 and CFG3 registers after configuration. Figure 7-5 shows the BGCRC execution sequence.
CFG1 - One Time Configuration Registers |
CFG2 - Periodic Configuration Registers |
CFG3 - Registers Used for Test and Error Management |
---|---|---|
BGCRC_CTRL1 | BGCRC_EN | BGCRC_NMICLR |
BGCRC_WD_CFG | BGCRC_CTRL2 | BGCRC_INTCLR |
BGCRC_INTEN | BGCRC_START_ADDR | BGCRC_NMIFRC |
BGCRC_SEED | BGCRC_GOLDEN | BGCRC_INTFRC |
BGCRC_WD_MIN | ||
BGCRC_WD_MAX |