SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The XDATDLY bits (see Table 34-60) determine the length of the data delay for the transmit frame.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
XCR2 | 1-0 | XDATDLY | Transmitter data delay | R/W | 00 | |
XDATDLY = 00 | 0-bit data delay | |||||
XDATDLY = 01 | 1-bit data delay | |||||
XDATDLY = 10 | 2-bit data delay | |||||
XDATDLY = 11 | Reserved |