SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This register provides the RevMII status. This register is common for the MAC and the remote MAC.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
100T4 | 100XFD | 100XHD | 10FD | 10HD | 100T2FD | 100T2HD | EXTSTS | Rsvd | PRESUP | ANC | RMTFLT | ANA | LNKSTS | JABDET | EXTCAP |
Field | Name | Description | Reset | Access |
---|---|---|---|---|
15 | 100T4 | 100BASE-T4 | 1 | RO |
When this bit is set, the bit indicates that the RevMII PHY can perform the link transmission and reception using the 100BASE-T4 signaling specification. | ||||
14 | 100XFD | 100BASE-X Full-Duplex | 1 | RO |
When this bit is set, the bit indicates that the RevMII PHY can perform the full-duplex link transmission and reception using the 100BASE-X signaling specification. | ||||
13 | 100XHD | 100BASE-X Half-Duplex | 1 | RO |
When this bit is set, the bit indicates that the RevMII PHY can perform the half-duplex link transmission and reception using the 100BASE-X signaling specification. When you select the Disable Half-Duplex Operation option, the reset value of this bit is 0. | ||||
12 | 10FD | 10Mbps Full-Duplex | 1 | RO |
When this bit is set, the bit indicates that the RevMII PHY can perform the full-duplex link transmission and reception while operating in 10Mbps mode. | ||||
11 | 10HD | 10Mbps Half-Duplex | 1 | RO |
When this bit is set, the bit indicates that the RevMII PHY can perform the half-duplex link transmission and reception while operating in 10Mbps mode. When you select the Disable Half-Duplex Operation option, the reset value of this bit is 0. | ||||
10 | 100T2FD | 100BASE-T2 Full-Duplex | 1 | RO |
When this bit is set, the bit indicates that the RevMII PHY can perform full-duplex link transmission and reception using the 100BASE-T2 signaling specification. | ||||
9 | 100T2HD | 100BASE-T2 Half-Duplex | 1 | RO |
When this bit is set, the bit indicates that the RevMII PHY can perform the half-duplex link transmission and reception using the 100BASE-T2 signaling specification. When you select the Disable Half-Duplex Operation option, the reset value of this bit is 0. | ||||
8 | EXTSTS | Reserved | 1 | RO |
7 | Rsvd | Reserved | 0 | RO |
6 | PRESUP | MF Preamble Suppression | 1 | RO |
This bit indicates that the RevMII can receive management frames irrespective of the Preamble length. | ||||
5 | ANC | Auto-Negotiation Complete | 0 | RO |
This bit is not used in RevMII. | ||||
4 | RMTFLT | Remote Fault | 0 | RO |
This bit is not used in RevMII. | ||||
3 | ANA | Auto-Negotiation Ability | 0 | RO |
This bit is not used in RevMII. | ||||
2 | LNKSTS | Link Status | 0 | R_SS_ SC_LL O |
When this bit is set, the bit indicates that a valid link has been established. When this bit is reset, the bit indicates that the link is not valid. | ||||
1 | JABDET | Jabber Detect | 0 | RO |
This bit is not used in RevMII. | ||||
0 | EXTCAP | Extended Capability | 1 | RO |
This bit is always set because RevMII supports extended register capability. |