SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
As shown in Figure 34-18, when the input clock is received from a pin, you can choose the polarity of the input clock. The rising edge of CLKSRG generates CLKG and FSG, but you can determine which edge of the input clock causes a rising edge on CLKSRG. The polarity options and their effects are described in Table 34-6.
Input Clock | Polarity Option | Effect |
---|---|---|
LSPCLK | Always positive polarity | Rising edge of CPU clock generates transitions on CLKG and FSG. |
Signal on MCLKR pin | CLKRP = 0 in PCR | Falling edge on MCLKR pin generates transitions on CLKG and FSG. |
CLKRP = 1 in PCR | Rising edge on MCLKR pin generates transitions on CLKG and FSG. | |
Signal on MCLKX pin | CLKXP = 0 in PCR | Rising edge on MCLKX pin generates transitions on CLKG and FSG. |
CLKXP = 1 in PCR | Falling edge on MCLKX pin generates transitions on CLKG and FSG. |