SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This section details the aspects of the ESC integration in the MCU. On this MCU, the ESC is integrated such that the ESC is accessed by either the CM subsystem or the CPU1 (master) subsystem. The MCU with the ESC functions as an EtherCAT slave device.
Figure 31-7 shows the ESC on this MCU.
ESC Figure Sections | More Information Links |
---|---|
ECAT/ESCSS Clocking | ESC Clocking |
Resets | ESCSS Resets |
Service Request | SYNC Signals Interrupts and Interrupt Mapping |
Registers and PDI | ESC SubSystem |
Distributed Clocks | Distributed Clocks - Sync and Latch |
LEDS and Link | LED Controls |
Inputs Outputs | General Purpose Inputs and Outputs |
Physical Layer | EtherCAT Physical Layer |
EEPROM | Slave Node Configuration and EEPROM |
There are various actions that the controlling processor (CPU1/CM) needs to perform in response to actions initiated by the EtherCAT master meant for this particular slave. All these interactions take place through one of the following: