SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The CM subsystem includes a Cortex®-M4 that has its own debug interface via the Debug Access Port (DAP). Users can connect to the CM subsystem in parallel to the CPU1 and CPU2 core and perform a debug. Users must also release the reset for the CM subsystem before connecting to the debugger. The CCS gel file on CPU1 will take care of this if CPU1 is connected to CCS.