SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 3-6 provide details on the clock connections of every module present in the device.
Clock Domain | CPU1 Subsystem | CPU2 Subsystem | Shared Modules |
---|---|---|---|
CPUx.CPUCLK | CPU1 | CPU2 | |
CPU1VCRC | CPU2.VCRC | ||
CPU1.FPU | CPU2.FPU | ||
CPU1.TMU | CPU2.TMU | ||
CPU1.Flash | CPU2.Flash | ||
CPU1.DCSM | CPU2.DCSM | ||
CPU1.HWBIST | CPU2.HWBIST | ||
CPUx.SYSCLK | CPU1.ePIE | CPU2.ePIE | |
CPU1.LS0 - LS7 RAMs | CPU2.LS0 - LS7 RAMs | ||
CPU1.M0 - M1 RAMs | CPU2.M0 - M1 RAMs | ||
CPU1.D0 - D1 RAMs | CPU2.D0 - D1 RAMs | ||
CPU1.BootROM | CPU2.BootROM | ||
CPU1.CLA1 Message RAMs | CPU2.CLA1 Message RAMs | ||
CPU1.Timer0-2 | CPU2.Timer0-2 | ||
CPU1.DMA | CPU2.DMA | ||
CPU1.XINT | CPU2.XINT | ||
CPU1.CLA1 | CPU2.CLA1 | ||
CPU1.BGCRC | CPU2.BGCRC | ||
CPU1.ERAD | CPU2.ERAD | ||
CPU1.CM Message RAMs | CPU2.CM Message RAMs | ||
EMIF2 | |||
PLLSYSCLK | CPU1.NMIWD | CPU2.NMIWD | GS0 - GS15 RAMs |
GPIO Input Sync and Qual | |||
IPC | |||
CPU1 & CPU2 MSG RAMs | |||
XBARS | |||
EMIF1 | |||
AnalogSubsys | |||
EPWM | |||
System Control Registers | |||
PERx.SYSCLK | USB | ADC | |
CMPSS | |||
DAC | |||
ePWM & HRPWM | |||
eCAP | |||
eQEP | |||
I2C | |||
McBSP | |||
SDFM | |||
FSI | |||
PMBUS | |||
HRCAL | |||
SPI | |||
SCI | |||
DCC | |||
CAN | |||
PERx.LSPCLK | McBSP | ||
SCI | |||
SPI | |||
CAN Bit Clock | CAN | ||
AUXPLLCLK | USB | ||
WDCLK (INTOSC1) | CPU1.Watchdog | CPU2.Watchdog |