SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Figure 45-3 shows the integration of the MCAN module in the device.
Table 45-2 and Table 45-3 summarize the integration of the MCAN module in the device.
Destination Signal Name | Source Signal Name | Description |
---|---|---|
Clocks | ||
MCAN_ICLK | CPU1/CM.PERx.SYSCLK | Interface clock for the MCAN module |
MCAN_FCLK | MCANxBIT Clock | Bit timing clock for MCAN |
Resets | ||
MCAN_RST | CPU1_CM.PER.RESET | Asynchronous reset signal to the MCAN module |
Interrupt Requests(1) | ||||
---|---|---|---|---|
Source Signal Name | NVIC Input | Default Mapping | Description | |
PIE | CM | |||
MCANSS_INT0 | IRQ0 | INT9.9 | Configurable | MCAN interrupt 0 |
MCANSS_INT1 | IRQ1 | INT9.10 | Configurable | MCAN interrupt 1 |
WAKE_AND_TS_PLS_INT | IRQ2 | INT9.12 | Configurable | MCAN timestamp and wakeup interrupt |
ECC_CORR_PLS_INT | IRQ3 | INT9.11 | Configurable | MCAN ECC interrupt |
MCAN_IRQ_ECC_UNCORR | NMI | NMI | -2 Priority | MCAN ECC uncorrectable interrupt |
Filter Event Connections | ||||
Source Signal Name | Trigger Input | Default Mapping | Description | |
MCAN_FEVT0 | EPWM XBAR(2) CLB XBAR(3) CLA Trigger(4) |
G25.2 G25.2 52 |
MCAN RX Filter Event 1 | |
MCAN_FEVT1 | EPWM XBAR(2) CLB XBAR(3) CLA Trigger(4) |
G27.2 G27.2 53 |
MCAN RX Filter Event 2 | |
MCAN_FEVT2 | EPWM XBAR(2) CLB XBAR(3) CLA Trigger(4) |
G29.2 G29.2 54 |
MCAN RX Filter Event 3 |
For more information about the CLA_triggers, see the Control Law Accelerator (CLA) chapter.
For more information about the CLB XBAR, see the Configurable Logic Block (CLB) chapter.
For more information about the ePWM XBAR module, see the Enhanced Pulse Width Modulator (ePWM) chapter.