SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The master clock period (Tmst) is a multiple of the period of the I2C Module Clock (Tmod):
where d depends on the divide-down value IPSC, as shown in Table 33-1. IPSC is described in the I2CPSC register.
IPSC | d |
---|---|
0 | 7 |
1 | 6 |
Greater than 1 | 5 |