SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This register is common for the MAC and the remote MAC. This register is implemented for RevMII supporting 1000Mbps speed. This register is not present since MAC supports only 10/100Mbps operations.
15 | 14 | 13 | 12 | 11:0 |
---|---|---|---|---|
1000XFD | 1000XHD | 1000TFD | 1000THD | Rsvd |
Field | Name | Description | Reset | Access |
---|---|---|---|---|
15 | 1000XFD | 1000BASE-X Full-Duplex | 1 | RO |
When set, this bit indicates that the RevMII PHY can perform the full-duplex link transmission and reception using the 1000BASE-X signaling specification. When you select 10/100Mbps as the Mode of Operation, the reset value of this bit is 0. | ||||
14 | 1000XHD | 1000BASE-X Half-Duplex | 1 | RO |
When set, this bit indicates that the RevMII PHY can perform the half-duplex link transmission and reception using the 1000BASE-X signaling specification. When you select either the Disable Half-Duplex Operation option or 10/100Mbps as the Mode of Operation, the reset value of this bit is 0. | ||||
13 | 1000TFD | 1000BASE-T Full-Duplex | 1 | RO |
When set, this bit indicates that the RevMII PHY can perform the full-duplex link transmission and reception using the 1000BASE-T signaling specification. When you select 10/100Mbps as the Mode of Operation, the reset value of this bit is 0. | ||||
12 | 1000THD | 1000BASE-T Half Duplex | 1 | RO |
When set, this bit indicates that the RevMII PHY can perform the half-duplex link transmission and reception using the 1000BASE-T signaling specification. When you select either the Disable Half-Duplex Operation option or 10/100Mbps as the Mode of Operation, the reset value of this bit is 0. | ||||
11-0 | Rsvd | Reserved | 0 | RO |