SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The MCAN module is configured to allocate up to 4352 words in the Message RAM. The Message RAM has a width of 32 bits.
The address range of the Message RAM (when MCAN is interfaced to M4 processor) is from 0x4007 8000 to 0x4007 C3FF. The address range of the Message RAM (when MCAN is interfaced to CPU1) is from 0x5 8000 to 0x5 C3FF.
The Message RAM is capable to include each of the sections listed in Figure 45-19. It is not necessary to configure each of the sections (a section in the Message RAM can be 0) and there is no restriction with respect to the sequence of the sections. For parity checking or ECC, a respective number of bits has to be added to each word. When the MCAN module addresses the Message RAM, the MCAN addresses 32-bit words. The start addresses are configurable and are 32-bit word addresses.
The element size can be configured for:
The Host CPU configures the following information in the Message RAM: