SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The block diagram for the F2838x device is shown in Figure 39-5. This Technical Reference Manual is organized into five major sections:
These chapters describe the C28x CPU subsystem, C28x Boot ROM, device configuration, and other system peripherals.
These chapters describe the Analog-to-Digital Converter (ADC), Buffered Digital-to-Analog Converter (DAC), Comparator Subsystem (CMPSS), and general analog subsystem configuration.
These chapters describe the Enhanced Capture (eCAP), High Resolution Capture (HRCAP), Enhanced Pulse Width Modulator (ePWM), Enhanced Quadrature Encoder Pulse (eQEP), and Sigma Delta Filter Module (SDFM) peripherals.
These chapters describe the communication peripherals available to the C28x subsystem such as the I2C, SCI, FSI, McBSP, PMBUS, and SPI. The CAN, EtherCAT, and USB peripherals are also described in this section and can be assigned to the CM subsystem.
These chapters describe the Connectivity Manager (CM) subsystem as well as the AES, GCRC, CM-I2C, CM-UART, SSI, and Ethernet peripherals.