SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 34-66 shows which register bits set the SRG Frame-Synchronization Period and Pulse Width.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
SRGR2 | 11-0 | FPER | Sample rate generator frame-synchronization period | R/W | 0000 0000 0000 | |
For the frame-synchronization signal FSG, (FPER + 1) determines the period from the start of a frame-synchronization pulse to the start of the next frame-synchronization pulse. | ||||||
Range for (FPER + 1): | 1 to 4096 CLKG cycles. | |||||
SRGR1 | 15-8 | FWID | Sample rate generator frame-synchronization pulse width | R/W | 0000 0000 | |
This field plus 1 determines the width of each frame-synchronization pulse on FSG. | ||||||
Range for (FWID + 1): | 1 to 256 CLKG cycles. |