SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
If the application requires the PLL clock to be bypassed from the system, then the application needs to configure SYSPLLCTL1.PLLCLKEN=0 or AUXPLLCTL1.PLLCLKEN=0. It takes up to 120 CPU clock cycles before the bypass is effective. In the meantime, if PLLSYSCLKDIV / AUXPLLDIV is reduced to a lower value (for example, from /2 to /1 or /4 to /2), the device may be clocked above the maximum rated frequency and can lead to unpredictable device behavior. Hence, a delay of 120 CPU clock cycles is required after bypassing the PLL from the enable state, that is, going from PLLCLKEN=1 to PLLCLKEN=0.