SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This device has CPU1 subsystem, CPU2 subsystem, and CM subsystem. This section describes the memory controller used for CPU1 and CPU2 subsystem.
The different RAMs available on CPU1 and CPU2 subsystem have different characteristics. Some are:
All these RAMs are highly configurable to achieve control for write access and fetch access from different masters. There are also RAMs - called IPC MSGRAMs - that are used for interprocessor communication. All RAMs are enabled with the ECC or parity feature (both data and address). Some of the dedicated memories are secure memory as well. Refer to Chapter 6 for more details. Each RAM has a controller that takes care of the access protection/security related checks and ECC/Parity features for that RAM. Figure 3-16 shows the configuration of these RAMs.