SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Figure 28-14 shows the structure of interrupt SDy_DRINTx interrupt. Each SDy_DRINTx interrupt is triggered by corresponding Data Filter channel.
1. Data Acknowledge (AFx)
When the primary filter is ready with a new filter data, AFx event is generated. AFx events from each filter can generate an SDy_DRINTx interrupt. This event can be configured to trigger SDy_DRINTx interrupt only if below configurations are made:
On an AFx event, the SDIFLG.AFx flag bit is set. This flag bit can only be reset, if the corresponding bit in SDIFLGCLR register is set and if the interrupt source is no longer active.
2. Four FIFO Data ready interrupt (SDFFINTx)
FIFO Data Ready event is generated whenever SDFIFOCTLx.SDFFST >= SDFIFOCTLx.SDFFIL condition is met. FIFO data ready events from each filter can generate an SDy_DRINTx interrupt. This event can be configured to trigger SDy_DRINTx interrupt only if below configurations are made:
Table 28-8 shows how the DRINTx output is selected.
DRINTSEL | AE | FFIEN | FFEN | DRINTx |
---|---|---|---|---|
0 | 0 | x | X | 0 |
0 | 1 | x | X | AFx |
1 | x | 0 | X | 0 |
1 | x | x | 0 | 0 |
1 | x | 1 | 1 | SDFFINTx |