Standby is the low power state of the device
where LFCLK is running and RTC and Watchdog timer can be active. The MCU domain is
powered off, but all logic in the AON power domain remains on and clocked by LFCLK.
There are up to 6 wake-up sources for standby to active as described in
Section 4.3.4.3. When in standby,
the DC/DC or GLDO is duty-cycled to periodically recharge VDDR. On standby exit, SVT is
powered up again. MCU modules with retention restore the state the modules had before
standby entry. See
Figure 6-3 to see which modules
have retention. Modules without retention are reset and need to be reconfigured when
exiting standby.