SWCU193A April 2023 – August 2024 CC2340R2 , CC2340R5 , CC2340R5-Q1
The ADC core converts an analog input to a digital representation. The core uses two voltage levels (VR+ and VR-) to define the upper and lower limits of the conversion. The digital output (NADC) is full scale when the input signal is equal to or higher than VR+, and is zero when the input signal is equal to or lower than VR-. The input channel and the positive reference voltage level (VR+) are defined in the conversion-control memory.
Equation 1 shows the conversion formula for the ADC result, NADC, for n-bit resolution mode.
Given that VR- is 0 V in this ADC, the equation for NADC becomes:
Equation 3 describes the input voltage at which the ADC output saturates: