SWRA574B October 2017 – February 2020 AWR1243 , AWR2243
Ideally, the DIG_SYNC_IN (shown as Dig Sync in Figure 6) reaching the relevant circuits in all chips is balanced in delay, resulting in perfect timing synchronization of chirps. But practically, there are delay imbalances across different AWR2243 devices in a cascaded system. Most of this delay imbalance is due to manufacturing process variation among the AWR2243 devices. Some delay imbalance is due to temperature differences across the devices. Further there is a one clock uncertainty in the synchronizer circuit in each device for each occurrence of the DIG_SYNC_IN pulse. These imbalances are summarized in Table 1.
DIG_SYNC_IN Inter-Chip Imbalance Type | Total Inter-Chip Imbalance Magnitude |
---|---|
Imbalances due to chip process + voltage differences in a given cascade board | Up to 4 ns approximately |
Imbalances due to chip temperature differences in a given cascade board (up to 40°C) | Up to 0.6 ns approximately |
Imbalances due to synchronization uncertainty | Either 0 or 0.55 ns (1) |