DLPU133 March 2024 DLPC964
The PLL that generates two of the three main clock networks in the design. The clk_i (100MHz) clock used for the Aurora initialization clock. The clk_a (50MHz) is used for the configuration registers and I2C logic.