SBAA583 july 2023 PCM1820 , PCM1820-Q1 , PCM1821 , PCM1821-Q1 , PCM1822 , PCM1822-Q1 , PCM3120-Q1 , PCM5120-Q1 , PCM6120-Q1 , TLV320ADC3120 , TLV320ADC5120 , TLV320ADC6120
For a single-ended input, the static DC bias at the input pin VIN must remain between 0 and Vref. An optimum static DC bias for the input pin is Vref/2. For a Vref of 2.75 V, the bias level is 1.375 V enabling a 1-Vrms signal to be coupled to the ADC.
The static DC bias of 1.375 V appears as a DC offset at the output of the ADC. Selection of the digital high-pass filter removes the DC offset from the digital data.
The static DC bias is amplified by setting a PGA gain.
For a differential input, the VIN and INV_VIN Signals can have a static DC bias between 0 and AVDD. An optimum static bias is Vref/2 for both VIN and INV_VIN signals. With a Vref of 2.75 V, the optimum static bias is 1.375 V which supports a differential 2-Vrms signal to be coupled to the ADC.
If VIN and INV_VIN have the same static DC bias, then no DC offset exists at the output of the ADC.
The waveforms at VIN and INV_VIN are 180 degrees out of phase with each other.
Table 3-2 lists input signal levels that correspond to full scale digital value.
AVDD (V) | VREF/2 (V) | Vrms | |
---|---|---|---|
Single Ended (V) | Differential (V) | ||
3.3 | 1.375 | 1 | 2 |
1.8 | 0.6875 | 0.5 | 1 |