SBAS649B June 2021 – June 2022 DAC12DL3200
PRODUCTION DATA
The serial interface supports streaming reads and writes. In this mode, the initial 24 bits of the transaction specifies the access type, register address, and data value as normal. Additional clock cycles of write or read data are immediately transferred, as long as the SCS input is maintained in the asserted (logic low) state. The register address auto increments (default) or decrements for each subsequent 8-bit transfer of the streaming transaction. Register bit ASCEND controls whether the address value ascends (increments) or descends (decrements). Figure 7-24 shows the streaming mode transaction details.
See Section 7.5.2 for detailed information regarding the registers.