SBAS790C October 2018 – June 2019 ADS125H02
PRODUCTION DATA.
STATUS0 is shown in Figure 83 and described in Table 31.
Return to Register Map Summary.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
LOCK1 | CRC1 | 0 | STAT12 | REFALM | DRDY | CLOCK | RESET |
R-0h | R/W-0h | R-0h | R-0h | R-0h | R-0h | R-xh | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | LOCK1 | R | 0h |
Register Write Lock1 Status Indicates the register write lock status of register addresses 00h to 0Fh. See the LOCK Command section for details. 0: Registers 00h to 0Fh are not locked (default) 1: Registers 00h to 0Fh are locked See the STATUS2 register for the register lock status of register addresses 10h to 12h. |
6 | CRC1 | R/W | 0h |
CRC1 Error Indicates if a CRC error occurred during commands when CS1 is active. Write 0 to clear the CRC error. 0: No CRC error during commands using CS1 1: CRC error occurred during commands using CS1 See the STATUS2 register for the CRC error status for commands using CS2. |
5 | 0 | R | 0h |
Reserved Always write 0. |
4 | STAT12 | R | 0h |
STAT12 Error Flag Indicates one or more error events have been logged in the STATUS1 or STATUS2 registers. Read the STATUS1 and STATUS2 registers to determine the error. This bit clears after all errors are cleared. 0: No error 1: Error logged to the STATUS1 or STATUS2 registers |
3 | REFALM | R | 0h |
Reference Voltage Alarm This bit sets when the reference voltage falls below < 0.4 V (typical). The alarm updates at each new conversion cycle (auto-reset). 0: No reference low alarm 1: Reference low alarm |
2 | DRDY | R | 0h |
Data Ready Indicates new conversion data. 0: Conversion data are not new since the last data read 1: Conversion data are new since the last data read |
1 | CLOCK | R | xh |
Clock Indicates internal or external clock mode. The ADC automatically selects the clock mode. 0: ADC clock is internal 1: ADC clock is external |
0 | RESET | R/W | 1h |
Reset Indicates an ADC reset has occurred. Clear the bit to detect the next device reset. 0: No reset 1: Reset (default) |