SBAU374A
May 2021 – May 2022
DAC12DL3200
Abstract
Trademarks
1
Introduction
1.1
Low Latency Evaluation of Receive and Transmit
1.2
Related Documentation
Technical Reference Documents
TSW14DL3200EVM and ADC12DL3200EVM Operation
2
Equipment
2.1
Evaluation Board Feature Identification Summary
2.2
Required Equipment
3
Setup Procedure
3.1
Install the High Speed Data Converter (HSDC) Pro Software
3.2
Install the Configuration GUI Software
3.3
Connect the DAC12DL3200EVM and TSW14DL3200EVM
3.4
Connect the Power Supplies to the Boards (Power Off)
3.5
Connect the Signal Generators to the EVM (*RF Outputs Disabled Until Directed)
3.5.1
If External Clocking is Used (Optional)
3.6
Turn On the TSW14DL3200EVM 12-V Power and Connect to the PC
3.7
Turn On the DAC12DL3200EVM 5-V Power Supply and Connect to the PC
3.8
Turn On the Signal Generator RF Outputs
3.9
Open the DAC12DL3200EVM GUI and Program the DAC and Clocks for Single Channel, NRZ Mode 2 Operation
3.10
Open the HSDC Software and Load the FPGA Image to the TSW14DL3200EVM
3.11
DxSTRB Timing Adjustment
4
Other Modes of Operation
4.1
Single-Channel RF Mode 2 (2nd Nyquist Zone)
4.2
Dual-Channel Output Mode 0
4.3
Dual Channel Mode1 Setup
4.4
Dual-Channel 2xRF Mode 0 DAC Setup
4.5
Direct Digital Synthesis Mode
5
Register Log File
6
Device Configuration
6.1
Tab Organization
6.2
Low-Level Control
A Troubleshooting the DAC12DL3200EVM
B DAC12DL3200EVM Onboard Clocking Configuration
4
Other Modes of Operation