SBAU466 October 2024 DAC39RF10 , TRF1108
By default, the EVM is configured to use LMX->DACCLK | LMX/LMK->FPGA clock option. The user provides a single high frequency (8-10dBm) signal to an SMA labeled LMX CLKp. This signal is routed to LMX1204, which generates the buffered DACCLK signal, low frequency DAC SYSERF signal, FPGA reference clocks, and FPGA SYSREF signal. The FPGA reference clocks and FPGA SYSREF signal feed into the CLKIN1 and CLKIN0 of LMK04828. The LMK04828 is used in clock distribution mode and provides several copies or divided down version of the FPGA reference clock and FPGA SYSREF signal.
The EVM can be configured to use LMX->DACCLK | LMX/LMK->FPGA clock option with the following steps: