SBOS839M March   2017  – December 2024 TLV9061 , TLV9062 , TLV9064

PRODMIX  

  1.   1
  2. Features
  3. Applications
  4. Description
  5.   Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information: TLV9061
    5. 5.5  Thermal Information: TLV9061S
    6. 5.6  Thermal Information: TLV9062
    7. 5.7  Thermal Information: TLV9062S
    8. 5.8  Thermal Information: TLV9064
    9. 5.9  Thermal Information: TLV9064S
    10. 5.10 Electrical Characteristics
    11. 5.11 Typical Characteristics
  8. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 Rail-to-Rail Input
      2. 6.3.2 Rail-to-Rail Output
      3. 6.3.3 EMI Rejection
      4. 6.3.4 Overload Recovery
      5. 6.3.5 Shutdown Function
    4. 6.4 Device Functional Modes
  9. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Applications
      1. 7.2.1 Typical Low-Side Current Sense Application
      2. 7.2.2 Design Requirements
      3. 7.2.3 Detailed Design Procedure
      4. 7.2.4 Application Curve
    3. 7.3 Power Supply Recommendations
      1. 7.3.1 Input and ESD Protection
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Example
  10. Device and Documentation Support
    1. 8.1 Documentation Support
      1. 8.1.1 Related Documentation
    2. 8.2 Receiving Notification of Documentation Updates
    3. 8.3 Support Resources
    4. 8.4 Trademarks
    5. 8.5 Electrostatic Discharge Caution
    6. 8.6 Glossary
  11. Revision History
  12. 10Mechanical, Packaging, and Orderable Information

Pin Configuration and Functions

TLV9061 TLV9062 TLV9064 TLV9061 DBV or DRL Package,5-Pin SOT-23 or SOT-553(Top View)Figure 4-1 TLV9061 DBV or DRL Package,5-Pin SOT-23 or SOT-553(Top View)
TLV9061 TLV9062 TLV9064 TLV9061 DPW Package,
                        5-Pin X2SON(Top View)Figure 4-3 TLV9061 DPW Package, 5-Pin X2SON(Top View)
TLV9061 TLV9062 TLV9064 TLV9061 DCK Package,5-Pin SC70(Top View)Figure 4-2 TLV9061 DCK Package,5-Pin SC70(Top View)
Table 4-1 Pin Functions: TLV9061
PIN TYPE(1) DESCRIPTION
NAME SOT-23,
SOT-553
SC70 X2SON
IN– 4 3 2 I Inverting input
IN+ 3 1 4 I Noninverting input
OUT 1 4 1 O Output
V– 2 2 3 I or — Negative (low) supply or ground (for single-supply operation)
V+ 5 5 5 I Positive (high) supply
I = input, O = output
TLV9061 TLV9062 TLV9064 TLV9061S DBV Package,6-Pin SOT-23(Top View)Figure 4-4 TLV9061S DBV Package,6-Pin SOT-23(Top View)
TLV9061 TLV9062 TLV9064 TLV9061S DRY Package,6-Pin USON(Top View)Figure 4-5 TLV9061S DRY Package,6-Pin USON(Top View)
Table 4-2 Pin Functions: TLV9061S
PIN TYPE(1) DESCRIPTION
NAME SOT-23 USON
IN– 4 3 I Inverting input
IN+ 3 1 I Noninverting input
OUT 1 4 O Output
SHDN 5 5 I Shutdown: low = amp disabled, high = amp enabled. See Shutdown Function section for more information.
V– 2 2 I or — Negative (low) supply or ground (for single-supply operation)
V+ 6 6 I Positive (high) supply
I = input, O = output
TLV9061 TLV9062 TLV9064 TLV9062 D, DGK, PW, or DDF Package,8-Pin SOIC, VSSOP, TSSOP, or SOT-23(Top View)Figure 4-6 TLV9062 D, DGK, PW, or DDF Package,8-Pin SOIC, VSSOP, TSSOP, or SOT-23(Top View)
TLV9061 TLV9062 TLV9064 TLV9062 DSG Package,8-Pin WSON With Exposed Thermal Pad(Top View)
Connect thermal pad to V–
Figure 4-7 TLV9062 DSG Package,8-Pin WSON With Exposed Thermal Pad(Top View)
Table 4-3 Pin Functions: TLV9062
PIN TYPE(1) DESCRIPTION
NAME NO.
IN1– 2 I Inverting input, channel 1
IN1+ 3 I Noninverting input, channel 1
IN2– 6 I Inverting input, channel 2
IN2+ 5 I Noninverting input, channel 2
OUT1 1 O Output, channel 1
OUT2 7 O Output, channel 2
V– 4 Negative (lowest) supply or ground (for single-supply operation)
V+ 8 Positive (highest) supply
I = input, O = output
TLV9061 TLV9062 TLV9064 TLV9062S DGS Package,10-Pin VSSOP(Top View)Figure 4-8 TLV9062S DGS Package,10-Pin VSSOP(Top View)
TLV9061 TLV9062 TLV9064 TLV9062S RUG Package,10-Pin X2QFN(Top View)Figure 4-9 TLV9062S RUG Package,10-Pin X2QFN(Top View)
TLV9061 TLV9062 TLV9064 TLV9062S YCK Package9-Pin DSBGA (WCSP)Bottom
                    View Figure 4-10 TLV9062S YCK Package
9-Pin DSBGA (WCSP)
Bottom View
Table 4-4 Pin Functions: TLV9062S
PIN I/O DESCRIPTION
NAME VSSOP X2QFN DSBGA (WCSP)
IN1– 2 9 B1 I Inverting input, channel 1
IN1+ 3 10 A1 I Noninverting input, channel 1
IN2– 8 5 B3 I Inverting input, channel 2
IN2+ 7 4 A3 I Noninverting input, channel 2
OUT1 1 8 C1 O Output, channel 1
OUT2 9 6 C3 O Output, channel 2
SHDN1 5 2 I Shutdown: low = amp disabled, high = amp enabled, channel 1. See Shutdown Function for more information.
SHDN2 6 3 I Shutdown: low = amp disabled, high = amp enabled, channel 1. See Shutdown Function for more information.
SHDN B2 Shutdown: low = both amplifiers disabled, high = both amplifiers enabled
V– 4 1 A2 I or — Negative (low) supply or ground (for single-supply operation)
V+ 10 7 C2 I Positive (high) supply
TLV9061 TLV9062 TLV9064 TLV9064 RUC Package,14-Pin X2QFN(Top View)Figure 4-11 TLV9064 RUC Package,14-Pin X2QFN(Top View)
TLV9061 TLV9062 TLV9064 TLV9064 D or PW Package,14-Pin SOIC or TSSOP(Top View)Figure 4-13 TLV9064 D or PW Package,14-Pin SOIC or TSSOP(Top View)
TLV9061 TLV9062 TLV9064 TLV9064 RTE Package,16-Pin WQFN With Exposed Thermal Pad(Top View)
Connect thermal pad to V–
Figure 4-12 TLV9064 RTE Package,16-Pin WQFN With Exposed Thermal Pad(Top View)
Table 4-5 Pin Functions: TLV9064
PIN TYPE(1) DESCRIPTION
NAME SOIC,
TSSOP
WQFN X2QFN
IN1– 2 16 1 I Inverting input, channel 1
IN1+ 3 1 2 I Noninverting input, channel 1
IN2– 6 4 5 I Inverting input, channel 2
IN2+ 5 3 4 I Noninverting input, channel 2
IN3– 9 9 8 I Inverting input, channel 3
IN3+ 10 10 9 I Noninverting input, channel 3
IN4– 13 13 12 I Inverting input, channel 4
IN4+ 12 12 11 I Noninverting input, channel 4
NC 6, 7 No internal connection
OUT1 1 15 14 O Output, channel 1
OUT2 7 5 6 O Output, channel 2
OUT3 8 8 7 O Output, channel 3
OUT4 14 14 13 O Output, channel 4
V– 11 11 10 I or — Negative (low) supply or ground (for single-supply operation)
V+ 4 2 3 I Positive (high) supply
I = input, O = output
TLV9061 TLV9062 TLV9064 TLV9064S RTE Package,16-Pin WQFN With
                        Exposed Thermal Pad(Top View)
Connect thermal pad to V–
Figure 4-14 TLV9064S RTE Package,16-Pin WQFN With Exposed Thermal Pad(Top View)
Table 4-6 Pin Functions: TLV9064S
PIN TYPE(1) DESCRIPTION
NAME NO.
IN1– 16 I Inverting input, channel 1
IN1+ 1 I Noninverting input, channel 1
IN2– 4 I Inverting input, channel 2
IN2+ 3 I Noninverting input, channel 2
IN3– 9 I Inverting input, channel 3
IN3+ 10 I Noninverting input, channel 3
IN4– 13 I Inverting input, channel 4
IN4+ 12 I Noninverting input, channel 4
OUT1 15 O Output, channel 1
OUT2 5 O Output, channel 2
OUT3 8 O Output, channel 3
OUT4 14 O Output, channel 4
SHDN12 6 I Shutdown: low = amp disabled, high = amp enabled. Channel 1. See Shutdown Function section for more information.
SHDN34 7 I Shutdown: low = amp disabled, high = amp enabled. Channel 1. See Shutdown Function section for more information.
V– 11 I or — Negative (low) supply or ground (for single-supply operation)
V+ 2 I Positive (high) supply
I = input, O = output