SLAAEG9 November 2023 TAA5212 , TAA5412-Q1 , TAC5111 , TAC5111-Q1 , TAC5112 , TAC5112-Q1 , TAC5211 , TAC5212 , TAC5212-Q1 , TAC5311-Q1 , TAC5312-Q1 , TAC5411-Q1 , TAC5412-Q1 , TAD5112 , TAD5112-Q1 , TAD5212 , TAD5212-Q1
It is also possible to detect the incoming timings by reading certain status registers. The FSYNC Rate and the BCLK to FSYNC ratio of the Primary and Secondary ASI can be monitored with the registers.
PLL usage status. |
0d = PLL used in integer mode |
1d = PLL used in fractional mode |
2d = PLL not used |
3d = Reserved |
DEM rate usage status. |
0d = 1x DEM used for ADC and DAC modulators |
1d = 2x DEM used for ADC and DAC modulators |
2d = 4x DEM used for ADC and DAC modulators |
3d = programmed value of DEM rate used for ADC and DAC modulators |