SLAU846A June 2023 – October 2023 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1
The ADC core converts an analog input to its digital representation. The core uses two voltage levels (VR+ and VR-) to define the upper and lower limits of the conversion. The digital output (NADC) is full scale when the input signal is equal to or higher than VR+, and is zero when the input signal is equal to or lower than VR-. The input channel and the positive reference voltage level (VR+) are defined in the conversion-control memory.
Equation 19 below shows the conversion formula for the ADC result, NADC, for n-bit resolution mode.
Given that VR- is 0V in this ADC, the equation for NADC becomes:
Equation 21 below describes the input voltage at which the ADC output saturates: