SLAU846B June 2023 – November 2024 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G1519 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1 , MSPM0G3519
The RTC module provides six interrupt sources which can be configured to source a CPU interrupt event. In order of decreasing interrupt priority, the CPU interrupt events from the RTC are given in Table 31-774.
Index (IIDX) | Name | Description |
---|---|---|
0 | RTCRDY | Indicates that the RTC counter/calendar registers are safe to be read for approximately one second |
1 | RTCTEV | Interval interrupt, configurable as once per minute, per hour, at midnight, or at noon |
2 | RTCA1 | Calendar alarm 1 interrupt |
3 | RTCA2 | Calendar alarm 2 interrupt |
4 | RTC0PS | Prescaler 0 periodic alarm interrupt |
5 | RTC1PS | Prescaler 1 periodic alarm interrupt |
The CPU interrupt event configuration is managed with the CPU_INT event management registers. See Section 8.2.5 for guidance on configuring the event registers for CPU interrupts.