SLAU846B June 2023 – November 2024 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G3105 , MSPM0G3106 , MSPM0G3107 , MSPM0G3505 , MSPM0G3506 , MSPM0G3507
The low-frequency clock system is part of LFSS, but the control bits are located in the SYSCTL module. Figure 9-1 illustrates the components of the clock system.
The control bits for LFCLK control is located inside the SYSCTL registers. The user control signals are latched in a shadow register inside LFSS-related logic. In case of a power loss of the VDD / VCORE domain, the shadow latches will keep the LFCLK configuration active until the power returns. The shadow latches are not reset on return of power and keep the last configuration status until the device clock configuration is restored by software. This concept is similar to the GPIO sleep function in SHUTDOWN mode.