SLLSER8J
June 2017 – August 2024
UCC5310
,
UCC5320
,
UCC5350
,
UCC5390
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Device Comparison Table
5
Pin Configuration and Function
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Power Ratings
6.6
Insulation Specifications for D Package
6.7
Insulation Specifications for DWV Package
6.8
Safety-Related Certifications For D Package
6.9
Safety-Related Certifications For DWV Package
6.10
Safety Limiting Values
6.11
Electrical Characteristics
6.12
Switching Characteristics
6.13
Insulation Characteristics Curves
6.14
Typical Characteristics
7
Parameter Measurement Information
7.1
Propagation Delay, Inverting, and Noninverting Configuration
7.1.1
CMTI Testing
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Power Supply
8.3.2
Input Stage
8.3.3
Output Stage
8.3.4
Protection Features
8.3.4.1
Undervoltage Lockout (UVLO)
8.3.4.2
Active Pulldown
8.3.4.3
Short-Circuit Clamping
8.3.4.4
Active Miller Clamp (UCC53x0M)
8.4
Device Functional Modes
8.4.1
ESD Structure
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
Designing IN+ and IN– Input Filter
9.2.2.2
Gate-Driver Output Resistor
9.2.2.3
Estimate Gate-Driver Power Loss
9.2.2.4
Estimating Junction Temperature
9.2.3
Selecting VCC1 and VCC2 Capacitors
9.2.3.1
Selecting a VCC1 Capacitor
9.2.3.2
Selecting a VCC2 Capacitor
9.2.3.3
Application Circuits with Output Stage Negative Bias
9.2.4
Application Curve
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
11.3
PCB Material
12
Device and Documentation Support
12.1
Device Support
12.1.1
Third-Party Products Disclaimer
12.2
Documentation Support
12.2.1
Related Documentation
12.3
Certifications
12.4
Receiving Notification of Documentation Updates
12.5
Support Resources
12.6
Trademarks
12.7
Electrostatic Discharge Caution
12.8
Glossary
13
Revision History
14
Mechanical, Packaging, and Orderable Information
1
Features
Feature options
Split outputs (UCC53x0S)
UVLO referenced to GND2 (UCC53x0E)
Miller clamp option (UCC53x0M)
8-pin D (4mm creepage) and
DWV (8.5mm creepage) package
60ns (typical) propagation delay
100kV/μs minimum CMTI
Isolation barrier life > 40 Years
3V to 15V input supply voltage
Up to 33V driver supply voltage
8V and 12V UVLO options
Negative 5V handling capability on input pins
Safety-related certifications:
7000V
PK
isolation DWV (planned)
and 4242V
PK
isolation D
per DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1
5000V
RMS
DWV and 3000V
RMS
D
isolation rating for 1 minute per UL 1577
CQC certification per GB4943.1-2011
D and DWV (planned)
CMOS inputs
Operating temperature: –40°C to +125°C