SLLSF80B October 2019 – March 2022 TCAN1144-Q1 , TCAN1145-Q1 , TCAN1146-Q1
PRODUCTION DATA
FSM_CONFIG is shown in Figure 10-52 and described in Table 10-33.
Return to Summary Table.
Configures the fail-safe mode
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FS_CNTR_EN | FS_CNTR_ACT | FS_STAT | FS_DIS | ||||
R/W-0b | R/W-000b | RH-000b | R/W-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | FS_CNTR_EN | R/W | 0b | Enabled
fail safe mode counter 0b = Disabled 1b = Enabled |
6-4 | FS_CNTR_ACT | R/W | 000b | Action if
fail safe counter exceeds programmed value 000b = No action 001b = Pull INH low for 1 s 010b = Perform soft reset 011b = Perform hard reset - POR 100b = Stop responding to wake events and go to sleep until power cycle reset 101b = Reserved 110b = Reserved 111b = Reserved Note: NOTE:
When selecting 001b, 010b and 011b the SWE timer will start after
action has taken place. |
3-1 | FS_STAT | RH | 000b | Reason for
entering fail-safe mode 000b = Not in FS mode 001b = Thermal shut down event 010b = Reserved 011b = UVCC All other combinations are reserved Note: These values are held until cleared by writing 0h to
FSM_CNTR_STAT |
0 | FS_DIS | R/W | 0b | Fail safe
disable: Excludes power up fail safe 0b = Enabled 1b = Disabled |