SLUSD66D September 2019 – February 2021 TPS92520-Q1
PRODUCTION DATA
PIN | I/O | DESCRIPTION | ||
---|---|---|---|---|
NAME | NO. | |||
DAD | DAP | |||
BST1 | 30 | 19 | P | Supply input for high-side MOSFET gate drive circuit. Connect a ceramic capacitor between BSTx and SWx pins. An internal diode is connected between V5D and BSTx. |
BST2 | 19 | 30 | P | |
COMP1 | 1 | 16 | I/O | Output of internal transconductance error amplifier. Connect an integral compensation network to ensure stability. |
COMP2 | 16 | 1 | I/O | |
CSN1 | 32 | 17 | I | Negative input (–) of internal rail-to-rail transconductance error amplifier. Connect directly to the negative node of the LED current sense resistor, RCS. |
CSN2 | 17 | 32 | I | |
CSP1 | 31 | 18 | I | Positive input (+) of internal rail-to-rail transconductance error amplifier. Connect directly to the positive node of the LED current sense resistor, RCS. |
CSP2 | 18 | 31 | I | |
FLT | 27 | 22 | O | Open-drain fault indicator. Connect to V5D with a resistor to create an active low fault signal output. |
GND | 7, 10 | 7, 10 | G | Signal ground. Return for the internal voltage reference and analog circuits. Connect to circuit ground to complete return path. |
LHI | 26 | 23 | I | Limp-home and standalone mode LED current reference set point. The voltage can be used instead of SPI registers to set LED current. The operation is configured through the LHCFG1 register. Setting voltage below 148 mV disables both channels and setting the voltage above 200 mV enables both channels. |
MISO | 23 | 26 | O | Open-drain SPI slave data output. Connect a 4.7-kΩ resistor to V5D digital supply voltage. |
MOSI | 22 | 27 | I | SPI slave data input |
PGND | 3, 4, 13, 14 | 3, 4, 13, 14 | G | Ground returns for low-side MOSFETs |
SCK | 24 | 25 | I | SPI clock input |
SSN | 25 | 24 | I | SPI chip select input |
SW1 | 28, 29 | 20, 21 | P | Switching output of the regulator. Internally connected to both power MOSFETs. Connect to the power inductor. |
SW2 | 20, 21 | 28, 29 | P | |
UDIM1 | 2 | 15 | I | Undervoltage lockout and external PWM dimming input. Connect to VIN through a resistor divider to implement input undervoltage protection. Diode couple external PWM signal to enable dimming. Do not float. |
UDIM2 | 15 | 2 | I | |
V5A | 9 | 8 | P | Analog supply voltage. Locally decouple to GND using a 100-nF to 1-µF ceramic capacitor located close to the controller. |
V5D | 8 | 9 | P | Digital supply voltage. Locally decouple to GND using a 2.2-µF to 4.7-µF ceramic capacitor located close to the controller. |
VIN1 | 5, 6 | 11, 12 | P | Power inputs and connections to high-side MOSFET drain node. Connect to the power supply and bypass capacitors CIN. The path from the VIN pin to high frequency bypass CIN and PGND must be as short as possible. |
VIN2 | 11, 12 | 5, 6 | P |