SLVAF13 November 2020 LM5069 , TPS1663 , TPS2663
In this example, the TPS26631
variant is considered to highlight the current sharing during the 2 × pulse
current support. For more information, see the Device Comparison
Table in the TPS2663x 60-V, 6-A Power Limiting, Surge
Protection Industrial eFuse data sheet for device
selection. In a system where reverse current blocking is not required, the
TPS1663 devices are recommended.
To limit the inrush current
to 2.4 A (that is, 0.6 A per device), the RLIM_Low is selected as
30 kΩ. Considering the cumulative current limit accuracy of 10% and to
support maximum load current of 22 A, the current limit is set at 24 A (that
is, 6 A per device). This results in 3.33-kΩ value for
RLIM_High.
The resistors R1, R2, and R3 are selected as 887 kΩ, 29.4 kΩ, and 34 kΩ,
respectively, to set 18 V as undervoltage lockout and 33 V as overvoltage
trip point.
Leave dVdT pins OPEN because
the RILIM resistor switch network is considered in this
design.
In parallel configuration, IMON pins of all the devices can be combined to monitor the total system current. The maximum value of the RIMON resistor can be determined by Equation 1. The maximum VIMON voltage is determined by the ADC input range and it is 3.3 V.
Where GAINIMON is 27.9 µA/A (typ) and IOUT_max is 48 A because of 2 × overcurrent pulse support with the TPS26631.
Using Equation 1, we get RIMON as 2.46 kΩ.
The output of these pins are
used only from the primary eFuse to control downstream load and these pins
are left OPEN for the rest of the parallel TPS26631 devices.
The TPS2663 device uses PGTH as the output load voltage monitor and to set the downstream loads UVLO threshold. The voltage at PGTH determines the way the TPS2663 recovers during the system faults. During the fault recovery instance, if the V(PGTH) level is above V(PGTHF), then the internal FET turns ON with a fast slew rate to meet Class-A system performance during surge events with optimal output buffer capacitance.
Typically, the minimum operating voltage of the DC-DC converter designed for 24-V rail is at 15 V. Assuming UVLO to be at 20% lower level, VUVLO_DC-DC = 12 V. Use Equation 2 to calculate R4 and R5.
V(PGTHF) = 1.14 V. Assuming R5 = 56 kΩ,
R4 comes out to be approximately 499 kΩ.
During the surge event TSURGE, the output capacitor COUT of the TPS2663 provides energy to the load. The COUT should be selected such that the output voltage does not drop below VUVLO_DC-DC during TSURGE interval. Use Equation 3 to compute the required buffer capacitor COUT:
where
The value is determined
to be COUT = 2.85 mF. Choose a capacitor with ±10% tolerance,
COUT = 3 mF / 35 V electrolytic capacitor.
A minimum of
0.1-µF ceramic decoupling capacitor is recommended at the input and the
output for each of the eFuse.
Choose at least a
80-V rated N-channel FET. Two CSD19532Q5B FETs are used in parallel to
support continuous load current of 22 A.
For clamping ±500-V, 2-Ω surge voltages with in the absolute maximum voltage rating of the TPS2663 device, bidirectional TVS diode SMCJ36CA is used at the input. Similarly, to clamp the negative voltages at the output during fast turn-off events, a Schottky diode B560C-13-F is recommended at the output.