SLVSES2J August 2018 – May 2021 TLV803E , TLV809E , TLV810E
PRODMIX
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tGI | Glitch immunity | 5 % Overdrive(1) | 10 | µs | ||
tPD_HL | Propagation delay from VDD falling below VIT– to RESET | VDD = (VIT+ + 30%) to (VIT– – 10%) | 30 | 50 | µs | |
tD | Release time or reset timeout period | Reset time delay variant A (2)
|
130 | 200 | 270 | ms |
Reset time delay variant B (2); RUP = 100 kΩ, CL = 100 pF, 30% Overdrive (3)
|
45 | 90 | µs | |||
Reset time delay variant B (2) | 40 | 80 | µs | |||
Reset time delay variant C (2)
|
6.5 | 10 | 13.5 | ms | ||
Reset time delay variant D (2)
|
33 | 50 | 67 | ms | ||
Reset time delay variant F (2)
|
260 | 400 | 540 | ms | ||
t MR_PW (4) | MR pin pulse duration to initiate RESET, RESET | 500 | ns | |||
t MR_RES (4) | Propagation delay from MR low to RESET, RESET | VDD = 4.5 V, VMR : V MR_H to V MR_L | 700 | ns | ||
t MR_tD (4) | Delay from release MR to deasert RESET, RESET | VDD = 4.5 V, VMR : V MR_L to V MR_H | tD_MIN | tD_TYP | tD_MAX | ms |