SLVSFT8F
February 2023 – December 2023
TPS7H1111-SEP
,
TPS7H1111-SP
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Device Options Table
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Quality Conformance Inspection
6.7
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Bias Supply
8.3.2
Output Voltage Configuration
8.3.3
Output Voltage Configuration with a Voltage Source
8.3.4
Enable
8.3.5
Soft Start and Noise Reduction
8.3.6
Configurable Power Good
8.3.7
Current Limit
8.3.8
Stability
8.3.8.1
Output Capacitance
8.3.8.2
Compensation
8.3.9
Current Sharing
8.3.10
PSRR
8.3.11
Noise
8.3.12
Thermal Shutdown
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Applications
9.2.1
Application 1: Set Turn-On Threshold with EN
9.2.1.1
Design Requirements
9.2.1.2
Detailed Design Procedure
9.2.1.2.1
Bias Supply
9.2.1.2.2
Output Voltage Configuration
9.2.1.2.3
Output Voltage Accuracy
9.2.1.2.4
Enable Threshold
9.2.1.2.5
Soft Start and Noise Reduction
9.2.1.2.6
Configurable Power Good
9.2.1.2.7
Current Limit
9.2.1.2.8
Output Capacitor and Ferrite Bead
9.2.1.3
Application Curve
9.2.2
Application 2: Parallel Operation
9.2.2.1
Design Requirements
9.2.2.2
Detailed Design Procedure
9.2.2.2.1
Current Sharing
9.2.2.3
Application Results
9.3
Capacitors Tested
9.4
TID Effects
9.5
Power Supply Recommendations
9.6
Layout
9.6.1
Layout Guidelines
9.6.2
Layout Example
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Third-Party Products Disclaimer
10.1.2
Related Documentation
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Revision History
12
Mechanical, Packaging, and Orderable Information
9.6.1
Layout Guidelines
Use traces or planes that are sized large enough to handle the input and output current with minimal voltage drop.
Place the input capacitors close to the IN pins.
In some situations, the input capacitor can be placed further aware from the device to minimize magnetic noise coupling.
Place the bulk output capacitor(s) near the OUT pins.
If a ceramic output capacitor is used, place it near the point of load. The TPS7H1111 does not benefit from output decoupling.
Keep high noise circuits away from SS_SET, REF, and OUTS in order to create a clean V
OUT
rail.
Ensure inductance is minimized in the TPS7H1111 feedback loop (which consists going from the OUT to the OUTS pins)