SLVUC99A January 2022 – January 2022 DRA829V , TDA4VM , TPS6594-Q1
As shown in Figure 6-1, there are various triggers that can enable a state transition between configured states. Table 6-1 describes each trigger and its associated state transition from highest priority (Immediate Shutdown) to lowest priority (I2C_3). Active triggers of higher priority block triggers of lower priority and the associated sequence.
Trigger | Priority (ID) | Immediate (IMM) | REENTERANT | PFSM Current State | PFSM Destination State | Power Sequence or Function Executed |
---|---|---|---|---|---|---|
Immediate Shutdown(9) | 0 | True | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | SAFE(1) | TO_SAFE_SEVERE |
MCU Power Error | 1 | True | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | SAFE(1) | TO_SAFE |
Orderly Shutdown(9) | 2 | True | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | SAFE(1) | TO_SAFE_ORDERLY |
OFF Request | 4(11) | False | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | STANDBY(2) | TO_STANDBY |
WDOG Error | 5 | False | True | ACTIVE | ACTIVE | ACTIVE_TO_WARM |
ESM MCU Error | 6 | False | True | ACTIVE | ACTIVE | |
ESM SOC Error | 7 | False | True | ACTIVE | ACTIVE | ESM_SOC_ERROR |
WDOG Error | 8 | False | True | MCU ONLY | MCU ONLY | MCU_TO_WARM |
ESM MCU Error | 9 | False | True | MCU ONLY | MCU ONLY | |
SOC Power Error(9) | 10 | False | False | ACTIVE | MCU ONLY | PWR_SOC_ERR |
I2C_1 bit is high(3) | 11 | False | True | ACTIVE, MCU ONLY | No State Change | Execute RUNTIME BIST |
I2C_2 bit is high(3) | 12 | False | True | ACTIVE, MCU ONLY | No State Change | Enable I2C CRC on I2C1 and I2C2 on all devices.(4) |
GPIO2 Falling Edge(7) | 13 | False | False | ACTIVE | No State Change | TPS65941111-Q1 LDO1 output is 3.3 V in BYPASS mode |
GPIO2 Rising Edge(7) | 14 | False | False | ACTIVE | No State Change | TPS65941111-Q1 LDO1 output is 1.8 V in LDO mode |
ON Request | 15 | False | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | ACTIVE | TO_ACTIVE |
WKUP1 goes high | 16 | False | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | ACTIVE | |
NSLEEP1 and NSLEEP2 are high(5) | 17 | False | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | ACTIVE | |
MCU ON Request | 18 | False | False | STANDBY, ACTIVE(8), MCU ONLY, Suspend-to-RAM | MCU ONLY | TO_MCU |
WKUP2 goes high | 19 | False | False | STANDBY, ACTIVE, MCU ONLY, Suspend-to-RAM | MCU ONLY | |
NSLEEP1 goes low and NSLEEP2 goes high(5) | 20 | False | False | ACTIVE, MCU ONLY, Suspend-to-RAM | MCU ONLY | |
NSLEEP1 goes low and NSLEEP2 goes low(5) | 21 | False | False | ACTIVE, MCU ONLY | Suspend-to-RAM | TO_RETENTION |
NSLEEP1 goes high and NSLEEP2 goes low(5) | 22 | False | False | ACTIVE, MCU ONLY | Suspend-to-RAM | |
I2C_0 bit goes high(3) | 23(10) | False | False | STANDBY, ACTIVE, MCU ONLY | LP_STANDBY(2) | TO_STANDBY |
I2C_3 bit goes high(3) | 24(10) | False | False | ACTIVE, MCU ONLY | No State Change | Devices are prepared for OTA NVM update.(6) |