SNAS648C October 2014 – February 2023 TDC1000
PRODUCTION DATA
The power blanking sequence is a variation to the standard TOF measurement sequence, and can be enabled by setting the BLANKING bit to 1. In addition, all other conditions described in the GUID-A84C2F23-9217-4ED0-A094-C45409125914.html#TITLE-SNAS648SNAS6484638 should be met. The BLANKING bit can be found in the CONFIG_3 register.
Power blanking allows the device to remain in a low-power state while the TX signals propagate to the RX transducer in situations when the expected time-of-flight is long. Power blanking uses the TIMING_REG to control a wait time between the transmit sequence and the receive sequence, during which the complete RX chain is disabled (see #SNAS6488640). The TIMING_REG is a 10-bit wide field, with the two most significant bits located in the TOF_1 register, and the seven least significant bits located in the TOF_0 register.