SNAS669E September 2015 – April 2018 LMK03318
PRODUCTION DATA.
Each PLL has a post divider that supports divide-by 2, 3, 4, 5, 6, 7, and 8 from the VCO frequency and distributed to the output section by programming R56[4-2] for PLL and R71[4-2] for PLL2.