4 Revision History
Changes from D Revision (December 2017) to E Revision
- Clarified note about VOH (rail-to-rail swing only with VDDO = 1.8 V +/- 5%)Go
- Changed Slew Rate minimum and maximum from: 2.25 V/ns and 5 V/ns to: 1 V/ns and 4 V/ns, respectivelyGo
- Updated PRODID reset value to be 0x33 (was 0x31)Go
- Updated REVID reset value to be 0x02 (was 0x01) Go
- Added the Support for PCB Temperature up to 105°C subsectionGo
Changes from C Revision (August 2017) to D Revision
- Added bullets to the Applications section Go
- Added PCIe Clock Output Jitter tableGo
- Added tablenotes to Table 10Go
- Changed the first paragraph of the Powering Up From Single-Supply Rail sectionGo
- Changed the first paragraph of the Powering Up From Split-Supply Rails section and Figure 84Go
- Changed the first paragraph and added new content to the Slow Power-Up Supply Ramp section Go
- Changed the first paragraph of the Non-Monotonic Power-Up Supply Ramp section Go
Changes from B Revision (August 2016) to C Revision
- Added a table note to Recommended Operating Conditions explaining the NOM values Go
- Changed Vbb = 1.3 V to 1.8 in Figure 45Go
Changes from A Revision (December 2015) to B Revision
- Changed title from Configuring the PLL to Device Functional ModesGo
- Changed title from Interface and Control to Programming Go
- Added new sections to Power Supply Recommendations Go