8 Revision History
Changes from Revision * (July 2016) to Revision A (December 2023)
- Updated the numbering format for tables, figures, and
cross-references throughout the documentGo
- Fixed spelling errors and minor format issues throughout the
documentGo
- Updated format of data sheetGo
- Updated Typical Application Schematic to clearly show two CSI-2
output portsGo
- Updated I2C pull-up resistor recommendationsGo
- Updated Legend for Pin Functions TableGo
- Moved INTB pin description to OTHERS categoryGo
- Renamed Pin 4 to RESGo
- Updated VDD pin descriptionsGo
- Updated REFCLK pin descriptionGo
- Updated input current specification to include internal pulldowns for GPIO and PDB pins Go
- Updated VIH and VIL specifications for PDB and REFCLK pinsGo
- Added VIN specificationGo
- Updated VID specificationGo
- Changed input jitter symbol from IJT to TIJIT and renamed Input Jitter Tolerance parameter to Input Jitter to be consistent with specifying max input jitterGo
- Removed the tCLK_MISS specification from the CSI-2 Timing
Specifications tableGo
- Updated VID diagramGo
- Added information about the bidirectional control
channelGo
- Corrected serializer part numbers throughout data
sheetGo
- Renamed section to RAW Data Type Support & Rates for
clarityGo
- Added information about YUV
supportGo
- Added information about FPD-Link line ratesGo
- Removed mentions of Coaxial or STP
mode since device automatically accepts either
configuration regardless of MODE
strapGo
- Updated resistor values while keeping the same voltage
ratioGo
- Rewrote target voltage range in terms of
V(VDD18)
Go
- Clarified default back channel rateGo
- Clarified that the REFCLK value can range between 23MHz to 25MHz
throughout the documentGo
- Added section on receiver port controlGo
- Added a channel requirements section to the data
sheetGo
- Updated AEQ section and register 0xB9 register setting
recommendation for clarityGo
- Added additional AEQ sections for clarityGo
- Fixed spelling errors throughout
the documentGo
- Added sections related to the RX
port status for clarityGo
- Added additional GPIO sections on
input and output controlGo
- Added additional information on back channel GPIOGo
- Added section on video stream
forwardingGo
- Added information about YUV and
RAW8 support Go
- Added information about conversion
from DVP format to CSI-2 data
packetsGo
- Updated VC-ID mapping example graphicsGo
- Added section on CSI-2 Transmitter
Status for clarityGo
- Added note about how to program the FS_HIGH_TIME
registerGo
- Clarified that CSI-2 forwarding must be disabled before CSI-2
replicate mode is enabledGo
- Added section on enabling and disabling CSI-2
transmittersGo
- Added additional I2C sections to clarify
functionalityGo
- Changed I2C terminology to "Controller" and
"Target"Go
- Added a sentence to clarify that VI2C must match the voltage
applied to VDDIOGo
- Reworded the Serial Control Bus section to reference VI2C instead
of VDDIOGo
- Updated resistor values while keeping the same voltage
ratioGo
- Rewrote target voltage range in terms of VVDD18
Go
- Clarified that Register 0x01
(RESET_CTL) can only be written by the primary I2C
portGo
- Added additional information about how to configure a broadcast
write to remote devicesGo
- Removed unnecessary register
writes in the Code Example for Broadcast
WriteGo
- Clarified instructions for how to
configure Pattern Generation on the CSI-2
PortGo
- Updated Pattern Generator example script to update
data type to RAW10Go
- Renamed section to FPD-Link BIST
ModeGo
- Added additional information about
BISTGo
- Renamed section to BIST OperationGo
- Added additional information about BIST operationGo
- Removed all RESERVED registers from the data sheetGo
- Updated the description of register bit 0x34[1]Go
- Made register 0x41 publicGo
- Updated the description of register bits 0x42[6:4]Go
- Updated the description of register bit 0x4E[1] to clarify
functionalityGo
- RESERVED register 0x6D[2] as the bit is no longer
applicableGo
- Corrected default value of register bit 0x7C[5]Go
- RESERVED value of register bit 0x7D[6]Go
- Removed RESERVED indirect register pages in the description of register bits
0xB0[5:2]Go
- Updated the description of register bits 0xB3[2:1]Go
- Made register bits 0xB6[5:3] publicGo
- Updated the description of register bits 0xB9[3:0]Go
- Corrected default value of register bit 0xD2[2]Go
- Updated name of register 0xD2Go
- Updated the name of Indirect Register Page 0 to
PATGEN_AND_CSI-2Go
- Added additional information about PoCGo
- Added 2G PoC network exampleGo
- Updated typical connection diagram
to include a reference to App Note
SLVA689Go
- Removed optional 10 kΩ pulldown
resistor on Pin 4 in the Typical Connection
DiagramGo
- Highlighted HW and SW control options on PDB pinGo
- Added pin numbers to Typical Application DiagramGo
- Added additional CSI-2 diagrams for Start of Transmission and End of
TransmissionGo
- Updated power-up sequencing diagram and tableGo
- Added additional layout section for clarityGo
- Updated MIPI CSI-2 D-PHY layout
recommendationsGo
- Updated layout exampleGo
- Added additional related documentationGo