General
Review and verify the following for
the custom schematic design:
- Above sections, including
relevant application notes and FAQ links
- Pin attributes, signal
description and electrical specifications
- Connect VDD_CANUART and
VDDSHV_CANUART to an always-on power source when implementing Partial IO low
power mode
- Connect VDDSHV_CANUART to a
valid IO power source Partial IO low power mode is not implemented
- Connect VDD_CANUART to the
same power source as VDD_CORE, VDDA_CORE_CSIRX0, VDDA_CORE_USB, and
VDDA_DDR_PLL0 when Partial IO low power mode is not implemented
- When VDD_CANUART is connected
to an always-on power source, never apply a potential to VDD_CORE which is
greater than the potential applied to VDD_CANUART + 0.18V during power-up or
power-down. Partial IO low power mode requires VDD_CANUART to ramp up before
and ramp down after VDD_CORE
Schematics Review
Have you followed the below for the
custom schematic design:
- VDDSHV_CANUART and
VDD_CANUART supplies are available before the other processor supplies are
available when partial IO mode is implemented
- VDDSHV_CANUART and
VDD_CANUART follow the recommended power sequence when partial IO mode is
not used
- Voltage levels connected to
VDDSHV_CANUART and VDD_CANUART
- Verify the connected supply
rails follow the ROC
Additional
- Verify the IO level compatibility between the processor IO and the attached
device (wakeup source)