SPRAD21G May 2022 – December 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
The recommendation is to implement the attached device reset using a dual input ANDing logic. One AND gate input is connected to the processor general purpose input/output (GPIO). One AND gate input has provision for pullup (to support boot) near to the input and 0Ω to isolate the GPIO for testing or debug. The other AND gate input is the Main Domain warm reset status output (RESETSTATz) signal.
In the case an ANDing logic is not used and the processor Main Domain warm reset status output (RESETSTATz) is used to reset the attached device, match the IO voltage level of the attached device and RESETSTATz. A level translator is recommended to match the IO voltage level.